DataSheet.es    


PDF ICM320T Data sheet ( Hoja de datos )

Número de pieza ICM320T
Descripción 3.2 Megapixel QXGA Digital Color CMOS Image Sensor
Fabricantes IC Media 
Logotipo IC Media Logotipo



Hay una vista previa y un enlace de descarga de ICM320T (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! ICM320T Hoja de datos, Descripción, Manual

ADVANCE INFORMATION - CONFIDENTIAL
The Leader in CMOS Image Sensors
ICM320T
3.2 Megapixel QXGA Digital Color CMOS Image Sensor
Preliminary Data Sheet V1.0
General Description
The ICM320T is a high resolution, low power, small
form factor device 3.2Megapixel digital color CMOS
image sensor. The ICM320T is based on IC Media’s
high performance, wide acceptance angle 2.575µm
TopazPixel™ technology. The ICM320T supports a
1/2.7” optical format with short track lengths of less
than 7.0mm. High responsivity, low noise and image
quality enhancing filters results in excellent image
quality even in low light conditions.
The 2,048x1536 pixel array operates at up to 16fps at
full QXGA resolution, and at progressively higher
frame rates at 1/4 sub-sampled (1024x768) and 1/16
sub-sampled (512x384) resolutions. Low power
consumption and few required external discrete
devices makes the ICM320T ideal for small form
factor, battery-operated mobile consumer devices. It
consumes only 70mW at 15fps at QXGA and standby
current is 8µA.
The ICM320T image sensor’s registers are
programmed through an efficient, two-wire serial
control interface (SIF) enabling flexible control of the
sensor’s operating modes. It outputs 10-bit raw Bayer
(RGB) pixel samples synchronized to the associated
pixel clock (PCLK) as well as vertical and horizontal
synchronization signals (VSYNC/HSYNC).
Feature Overview
Wide acceptance angle pixel architecture enabling
compact camera module form factors
Very low active and stand-by power consumption
Very good low light sensitivity
Automatic dark level offset compensation
Image enhancing noise cancellation filters
Fast global reset mechanical shutter support
High frame rate at full image resolution
Excellent color reproduction for vibrant pictures
Low complexity, two-wire serial control interface
On-chip 11-bit column analog-to-digital
converters with correlated double sampling
Programmable exposure time, frame rate, sub-
sampling, window size, analog and digital gain,
horizontal and vertical image inversion, and dead
pixel removal
Applications
Cellular phone cameras
Personal digital assistants
Digital still cameras and camcorders
Notebook and desktop PC cameras
Video telephony and conferencing
equipment
Security systems
Industrial and environmental systems
Key Performance Parameters
Parameter
Optical format
Active pixels
Physical pixels
Pixel size
Sensor area
Responsivity
Dynamic range
Signal-to-noise ratio
(SNR)
Dark signal
Programmable Gain
Exposure time
Frame rate
Subsampling
Input clock frequency
Power supply
Power consumption
Power down mode
power
Operating temperature
Packaging
Typical Value
1/2.7 inches
2,048 x 1,536
2,122 x 1,556
2.575 µm x 2.575 µm
5.27mm x 3.96mm
1.4 V/Lux-sec
58 dB
43 dB
5mV/sec
Analog: Up to 4x
Digital: 1/256 to 64x for
individual Bayer pattern
pixels
Minimum: 34 µs
Maximum: ~ 126 s
Up to 16 fps QXGA
1/4-rate: 1,024x768
1/16-rate: 512x384
6 to 64 MHz
2.8 V (analog)
1.8 V (digital core)
1.8-3.3 V (digital I/O)
70 mW (16fps@64 MHz)
8 µA
-20oC to +70oC
Bare die in wafer form
48-pin CLCC14.22
Copyright 2005, IC Media Corporation
http://www.ic-media.com/
Page 1
3/14/2005

1 page




ICM320T pdf
ICM320T
3.2 Megapixel QXGA Digital Color CMOS VGA Image Sensor
Preliminary Data Sheet V1.0
Figure 1. System Block Diagram
Figure 2. Cell Phone Camera Module COB Application Circuit
Copyright 2005, IC Media Corporation
http://www.ic-media.com/
Page 5
3/14/2005

5 Page





ICM320T arduino
ICM320T
3.2 Megapixel QXGA Digital Color CMOS VGA Image Sensor
Preliminary Data Sheet V1.0
Power Supply Noise Filtering
The ICM320T implements a power supply noise
filter for removal of power supply induced row
noise for improved low light image quality. The
row noise filter can be automatically enabled
when analog gain is applied, or manually
controlled. Register 0x3B[5] is used to select
manual or automatic mode. Manual control of
the filter is done through register 0x3B[6]. The
row noise filter can be programmed to a residual
image offset value. This value is set through
register 0x3C.
Fast Global Reset
The ICM320T implements a fast global reset
feature in support of low cost mechanical
shutters. With fast global reset, the ICM320T
image sensor array can be reset in 1.5ms @ 5fps
(PCLK=24 MHz). An example fast global reset
image capture sequence is described in Figure 6.
Figure 6. Fast Global Reset
Output Data Format
During normal operation, the output format is
10-bit raw data on the DOUT[9:0] data pins. In
addition to the data pins, the chip also outputs
VSYNC, HSYNC, and PCLK. The length and
polarity of the VSYNC and HSYNC signals can
be adjusted through registers 0x01[2:1] for
polarity; 0x18 and 0x19 for HSYNC length;
0x1A and 0x1B for VSYNC length . The line
and frame timing can be adjusted through
registers 0x0C-0x0F.
Pixel Clock
The pixel clock, PCLK, is a multiple of the
external clock. Although the output data is 10
bits, the internal ADC is 11 bits to minimize
quantization noise. Therefore, the ADC clock is
running at twice the frequency of the PCLK.
When the clock frequency changes, the RSET
resistor on the RES_REF pin as well as the
initialization file may also need to be changed.
The value of the RSET resistor is inversely
proportional to the ADC clock frequency. At 128
MHz ADC clock, the RSET is 12 k; at 96 MHz
ADC clock, it is 16 ; at 48 MHz ADC clock, it
is 33 k.
Power Down Mode
When the PWR_DOWN pin is de-asserted, the
chip goes into power down mode. In this state,
the internal clock is stopped. The PWR_DOWN
pin is not synchronized with the device clock.
The power down takes effect immediately. On
the assertion of the PWR_DOWN pin, the sensor
must wait at least 10 µs to leave the power down
mode to prevent the sensor from operating in an
unstable state.
Output Pin State Control
The state of the video output pins PCLK,
VSYNC, HSYNC, DOUT[9:0] is controlled by
the OEN pin or SIF register 0x4A[5:0]. Upon
power on reset or hard reset, the video pin output
state is determined by the configuration or the
OEN pin. If the OEN pin is asserted (active low),
the video outputs are enabled. If the OEN pin is
de-asserted, the video output pins are tri-stated.
SIF register 0x4A[5:0] can be used to override
the video pin output states independent of the
OEN pin configuration. The video output pins
are divided into three categories; CLK (PCLK),
SYNC (VSYNC, HSYNC) and DATA
(DOUT[9:0]). The output state for each output
pin category can be independently controlled.
Serial Control Interface (SIF)
The ICM320T sensor is fully compatible with
the I2C interface. Register programming is
through the SIF interface (SIF_SCL and
SIF_SDA pins). The default address for the 7-bit
SIF device is 0x20. The SIF_ID pin can
configure the last bit of the device address. The
ICM320T can operate in either SIF master mode
or in slave mode right after power up, depending
on the pull-up or pull-down of the SIF_MS pin.
When the SIF_MS pin is pulled down during
power up, the ICM320T’s SIF interface is
Copyright 2005, IC Media Corporation
http://www.ic-media.com/
Page 11
3/14/2005

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet ICM320T.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
ICM320T3.2 Megapixel QXGA Digital Color CMOS Image SensorIC Media
IC Media

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar