DataSheet.es    


PDF K4S56323PF-FHF Data sheet ( Hoja de datos )

Número de pieza K4S56323PF-FHF
Descripción 2M x 32Bit x 4 Banks Mobile SDRAM
Fabricantes Samsung semiconductor 
Logotipo Samsung semiconductor Logotipo



Hay una vista previa y un enlace de descarga de K4S56323PF-FHF (archivo pdf) en la parte inferior de esta página.


Total 12 Páginas

No Preview Available ! K4S56323PF-FHF Hoja de datos, Descripción, Manual

K4S56323PF-F(H)G/F
Mobwilwew-.DSaDtaSRheAet4MU.com
2M x 32Bit x 4 Banks Mobile SDRAM in 90FBGA
FEATURES
• 1.8V power supply.
• LVCMOS compatible with multiplexed address.
• Four banks operation.
• MRS cycle with address key programs.
-. CAS latency (1, 2 & 3).
-. Burst length (1, 2, 4, 8 & Full page).
-. Burst type (Sequential & Interleave).
• EMRS cycle with address key programs.
• All inputs are sampled at the positive going edge of the system
clock.
• Burst read single-bit write operation.
• Special Function Support.
-. PASR (Partial Array Self Refresh).
-. Internal TCSR (Temperature Compensated Self Refresh)
-. DS (Driver Strength)
• DQM for masking.
• Auto refresh.
• 64ms refresh period (4K cycle).
• Commercial Temperature Operation (-25°C ~ 70°C).
• Extended Temperature Operation (-25°C ~ 85°C).
• 90Balls FBGA ( -FXXX -Pb, -HXXX -Pb Free).
GENERAL DESCRIPTION
The K4S56323PF is 268,435,456 bits synchronous high data
rate Dynamic RAM organized as 4 x 2,097,152 words by 32 bits,
fabricated with SAMSUNG’s high performance CMOS technol-
ogy. Synchronous design allows precise cycle control with the
use of system clock and I/O transactions are possible on every
clock cycle. Range of operating frequencies, programmable
burst lengths and programmable latencies allow the same
device to be useful for a variety of high bandwidth and high per-
formance memory system applications.
ORDERING INFORMATION
Part No.
Max Freq.
K4S56323PF-F(H)G/F75
133MHz(CL=3), 83MHz(CL2)
K4S56323PF-F(H)G/F90
111MHz(CL=3), 83MHz(CL2)
K4S56323PF-F(H)G/F1L
111MHz(CL=3)*1, 66MHz(CL2)
- F(H)G : Low Power, Extended Temperature(-25°C ~ 85°C)
- F(H)F : Low Power, Commercial Temperature(-25°C ~ 70°C)
Interface
LVCMOS
Package
90 FBGA Pb
(Pb Free)
NOTES :
1. In case of 40MHz Frequency, CL1 can be supported.
2. Samsung are not designed or manufactured for use in a device or system that is used under circumstance in which human life is potentially at stake.
Please contact to the memory marketing team in samsung electronics when considering the use of a product contained herein for any specific pur
pose, such as medical, aerospace, nuclear, military, vehicular or undersea repeater use.
Address configuration
Organization
8Mx32
Bank
BA0,BA1
Row
A0 - A11
Column Address
A0 - A8
1 September 2004

1 page




K4S56323PF-FHF pdf
K4S56323PF-F(H)G/F
Mobwilwew-.DSaDtaSRheAet4MU.com
DC CHARACTERISTICS
Recommended operating conditions (Voltage referenced to VSS = 0V, TA = -25 to 85°C for Extended, -25 to 70°C for Commercial)
Parameter
Symbol
Test Condition
Version
-75 -90 -1L
Unit Note
Operating Current
(One Bank Active)
Burst length = 1
ICC1 tRC tRC(min)
IO = 0 mA
70 65 65 mA 1
Precharge Standby Current in ICC2P CKE VIL(max), tCC = 10ns
power-down mode
ICC2PS CKE & CLK VIL(max), tCC =
Precharge Standby Current
in non power-down mode
ICC2N
CKE VIH(min), CS VIH(min), tCC = 10ns
Input signals are changed one time during 20ns
ICC2NS
CKE VIH(min), CLK VIL(max), tCC =
Input signals are stable
0.3
0.3
10
1
mA
mA
Active Standby Current
in power-down mode
Active Standby Current
in non power-down mode
(One Bank Active)
ICC3P CKE VIL(max), tCC = 10ns
ICC3PS CKE & CLK VIL(max), tCC =
ICC3N
CKE VIH(min), CS VIH(min), tCC = 10ns
Input signals are changed one time during 20ns
ICC3NS
CKE VIH(min), CLK VIL(max), tCC =
Input signals are stable
5
1
20
5
mA
mA
mA
Operating Current
(Burst Mode)
ICC4
IO = 0 mA
Page burst
4Banks Activated
tCCD = 2CLKs
100 90
90 mA 1
Refresh Current
ICC5 tARFC tARFC(min)
Internal TCSR
Self Refresh Current
ICC6 CKE 0.2V
Full Array
1/2 of Full Array
1/4 of Full Array
NOTES:
1. Measured with outputs open.
2. Refresh period is 64ms.
3. Internal TCSR can be supported.
In comercial Temp : Max 40°C/Max 70°C. In extended Temp : Max 40°C/Max 85°C.
4. Unless otherwise noted, input swing IeveI is CMOS(VIH /VIL=VDDQ/VSSQ).
160 160 160 mA
Max 40 Max 85/70 °C
200 450
160 300 uA
140 250
2
3
5 September 2004

5 Page





K4S56323PF-FHF arduino
K4S56323PF-F(H)G/F
Mobwilwew-.DSaDtaSRheAet4MU.com
Partial Array Self Refresh
1. In order to save power consumption, Mobile SDRAM has PASR option.
2. Mobile SDRAM supports 3 kinds of PASR in self refresh mode : Full array, 1/2 of full array, 1/4 of full array
BA1=0 BA1=0
BA0=0 BA0=1
BA1=0 BA1=0
BA0=0 BA0=1
BA1=0 BA1=0
BA0=0 BA0=1
BA1=1 BA1=1
BA0=0 BA0=1
BA1=1 BA1=1
BA0=0 BA0=1
BA1=1 BA1=1
BA0=0 BA0=1
- Full Array
- 1/2 Array
- 1/4 Array
Partial Self Refresh Area
Temperature Compensated Self Refresh
1. In order to save power consumption, Mobile-DRAM includes the internal temperature sonsor and control units to control the self
refresh cycle automatically according to the two temperature range : Max 40 °C and Max 85 °C(for Extended), Max 70 °C(for
Commercial).
2. If the EMRS for external TCSR is issued by the controller, this EMRS code for TCSR is ginored.
Temperature Range
Full Array
Self Refresh Current (Icc6)
1/2 of Full Array
1/4 of Full Array
Unit
Max 85/70 °C
450
300
250
uA
Max 40 °C
200 160 140
B. POWER UP SEQUENCE
1. Apply power and attempt to maintain CKE at a high state and all other inputs may be undefined.
- Apply VDD before or at the same time as VDDQ.
2. Maintain stable power, stable clock and NOP input condition for a minimum of 200us.
3. Issue precharge commands for all banks of the devices.
4. Issue 2 or more auto-refresh commands.
5. Issue a mode register set command to initialize the mode register.
6. Issue a extended mode register set command to define DS or PASR operating type of the device after normal MRS.
EMRS cycle is not mandatory and the EMRS command needs to be issued only when DS or PASR is used.
The default state without EMRS command issued is the half driver strength and full array refreshed.
The device is now ready for the operation selected by EMRS.
For operating with DS or PASR, set DS or PASR mode in EMRS setting stage.
In order to adjust another mode in the state of DS or PASR mode, additional EMRS set is required but power up sequence is not
needed again at this time. In that case, all banks have to be in idle state prior to adjusting EMRS set.
11 September 2004

11 Page







PáginasTotal 12 Páginas
PDF Descargar[ Datasheet K4S56323PF-FHF.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
K4S56323PF-FHF2M x 32Bit x 4 Banks Mobile SDRAMSamsung semiconductor
Samsung semiconductor
K4S56323PF-FHG2M x 32Bit x 4 Banks Mobile SDRAMSamsung semiconductor
Samsung semiconductor

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar