|
|
Número de pieza | PE3339 | |
Descripción | Integer-N PLL | |
Fabricantes | Peregrine Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de PE3339 (archivo pdf) en la parte inferior de esta página. Total 12 Páginas | ||
No Preview Available ! Product Description
Peregrine’s PE3339 is a high performance integer-N PLL
capable of frequency synthesis up to 3.0 GHz. The
superior phase noise performance of the PE3339 makes
it ideal for applications such as wireless local loop
basestations, LMDS systems and other demanding
terrestrial systems.
The PE3339 features a 10/11 dual modulus prescaler,
counters, phase detector and a charge pump as shown
in Figure 1. Counter values are programmable through a
three wire serial interface.
Fabricated in Peregrine’s patented UTSi® (Ultra Thin
Silicon) CMOS technology, the PE3339 offers excellent
RF performance with the economy and integration of
conventional CMOS.
PRODUCT SPECIFICATION
PE3339
3.0 GHz Integer-N PLL for Low
Phase Noise Applications
Features
• 3.0 GHz operation
• ÷10/11 dual modulus prescaler
• Internal phase detector with
charge pump
• Serial programmable
• Low power ⎯ 23 mA at 3 V
• Ultra-low phase noise
• Available in 20-lead TSSOP
Figure 1. Block Diagram
www.DataSheet4UFF.ciinnom
Prescaler
10/11
Sdata
Primary
20-bit
Latch 20
Secon-
dary
20-bit
Latch
20
20
fr
Main
Counter
13
66
R Counter
PD_U
Phase
Detector
PD_D
Charge
Pump
CP
PEREGRINE SEMICONDUCTOR CORP. ® | http://www.psemi.com
Copyright © Peregrine Semiconductor Corp. 2004
Page 1 of 12
1 page PE3339
Advance Information
Table 6. AC Characteristics
VDD = 3.0 V, -40° C < TA < 85° C, unless otherwise specified
Symbol
Parameter
Conditions
Control Interface and Latches (see Figures 3, 4, 5)
fClk Serial data clock frequency
(Note 1)
tClkH Serial clock HIGH time
tClkL Serial clock LOW time
tDSU Sdata set-up time to Sclk rising edge
tDHLD
Sdata hold time after Sclk rising edge
tPW S_WR pulse width
tCWR Sclk rising edge to S_WR rising edge
tCE Sclk falling edge to E_WR transition
tWRC S_WR falling edge to Sclk rising edge
tEC E_WR transition to Sclk rising edge
Main Divider (Including Prescaler)
Fin Operating frequency
PFin Input level range
External AC coupling
Main Divider (Prescaler Bypassed)
Fin Operating frequency
PFin Input level range
External AC coupling
Reference Divider
fr Operating frequency
(Note 3)
Pfr Reference input power (Note 2)
Single ended input
Phase Detector
fc Comparison frequency
(Note 3)
SSB Phase Noise (Fin = 1.3 GHz, fr = 10 MHz, fc = 1.25 MHz, LBW = 70 kHz, VDD = 3.0 V, Temp = -40° C)
www.DataSheet4U.com
100 Hz Offset
1 kHz Offset
Min Max Units
10 MHz
30 ns
30 ns
10 ns
10 ns
30 ns
30 ns
30 ns
30 ns
30 ns
500
3000
MHz
-5 5 dBm
50 300 MHz
-5 5 dBm
100 MHz
-2 dBm
20 MHz
-75 dBc/Hz
-85 dBc/Hz
Note 1: fclk is verified during the functional pattern test. Serial programming sections of the functional pattern are clocked at 10 MHz to verify fclk
specification.
Note 2: CMOS logic levels can be used to drive reference input if DC coupled. Voltage input needs to be a minimum of 0.5 Vp-p. For optimum phase
noise performance, the reference input falling edge rate should be faster than 80mV/ns.
Note 3: Parameter is guaranteed through characterization only and is not tested.
PEREGRINE SEMICONDUCTOR CORP. ® | http://www.psemi.com
Copyright © Peregrine Semiconductor Corp. 2004
Page 5 of 12
5 Page PE3339
Advance Information
Table 10. Ordering Information
Order
Code
3339-11
3339-12
3339-00
Part Marking
Description
PE3339
PE3339
PE3339EK
PE3339-20TSSOP-74A
PE3339-20TSSOP-200C
PE3339-20TSSOP-EVAL KIT
Package
20-lead TSSOP
20-lead TSSOP
20-lead TSSOP
Shipping
Method
74 units / Tube
2000 units / T&R
1 / Box
www.DataSheet4U.com
PEREGRINE SEMICONDUCTOR CORP. ® | http://www.psemi.com
Copyright © Peregrine Semiconductor Corp. 2004
Page 11 of 12
11 Page |
Páginas | Total 12 Páginas | |
PDF Descargar | [ Datasheet PE3339.PDF ] |
Número de pieza | Descripción | Fabricantes |
PE3335 | Integer-N PLL | Peregrine Semiconductor |
PE3336 | Integer-N PLL | Peregrine Semiconductor |
PE3339 | Integer-N PLL | Peregrine Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |