DataSheet.es    


PDF IDT74SSTUAE32866A Data sheet ( Hoja de datos )

Número de pieza IDT74SSTUAE32866A
Descripción 25-BIT CONFIGURABLE REGISTERED BUFFER
Fabricantes IDT 
Logotipo IDT Logotipo



Hay una vista previa y un enlace de descarga de IDT74SSTUAE32866A (archivo pdf) en la parte inferior de esta página.


Total 31 Páginas

No Preview Available ! IDT74SSTUAE32866A Hoja de datos, Descripción, Manual

www.DataSheet4U.com
DATASHEET
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
IDT74SSTUAE32866A
Description
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is
designed for 1.425V to 1.575V VDD operation.
The control inputs are LVCMOS. All outputs are 1.5-V
CMOS drivers that have been optimized to drive the DDR-II
DIMM load. IDT74SSTUAE32866A operates from a
differential clock (CLK and CLK). Data are registered at the
crossing of CLK going high, and CLK going low.
The C0 input controls the pinout configuration of the 1:2
pinout from A configuration (when low) to B configuration
(when high). The C1 input controls the pinout configuration
from 25-bit 1:1 (when low) to 14-bit 1:2 (when high).
A - Pair Configuration (C01 = 0, C11 = 1 and C02 = 0,
C12 = 1)
Parity that arrives one cycle after the data input to which it
applies is checked on the PAR_IN of the first register. The
second register produces to PPO and QERR signals. The
QERR of the first register is left floating. The valid error
information is latched on the QERR output of the second
register. If an error occurs QERR is latched low for two
cycles or until RESET is low.
B - Single Configuration (C0 = 0, C1 = 0)
The device supports low-power standby operation. When
the RESET input (RESET) is low, the differential input
receivers are disabled, and undriven (floating) data, clock
and reference voltage (VREF) inputs are allowed. In
addition, when RESET is low all registers are reset, and all
outputs are forced low. The LVCMOS RESET and Cn inputs
must always be held at a valid logic high or low level. To
ensure defined outputs from the register before a stable
clock has been supplied, RESET must be held in the low
state during power up.
In the DDR-II RDIMM application, RESET is specified to be
completely asynchronous with respect to CLK and CLK.
Therefore, no timing relationship can be guaranteed
between the two. When entering reset, the register will be
cleared and the outputs will be driven low quickly, relative to
the time to disable the differential input receivers. However,
when coming out of reset, the register will become active
quickly, relative to the time to enable the differential input
receivers. As long as the data inputs are low, and the clock
is stable during the time from the low-to-high transition of
RESET until the input receivers are fully enabled, the
design of the IDT74SSTUAE32866A must ensure that the
outputs will remain low, thus ensuring no glitches on the
output.
The device monitors both DCS and CSR inputs and will
gate the Qn outputs from changing states when both DCS
and CSR inputs are high. If either DCS and CSR input is
low, the Qn outputs will function normally. The RESET input
has priority over the DCS and CSR control and will force the
outputs low. If the DCS-control functionality is not desired,
then the CSR input can be hardwired to ground, in which
case, the setup-time requirement for DCS would be the
same as for the other D data inputs. Package options
include 96-ball LFBGA (MO-205CC).
Features
Supports 1.5V VDD operation for DDR2 DIMMs
25-bit 1:1 or 14-bit 1:2 registered buffer with parity check
functionality
Supports LVCMOS switching levels on C0, C1, and
RESET inputs
Low voltage operation: VDD = 1.425V to 1.575V
Available in 96-ball LFBGA package
Applications
DDR2 Memory Modules running at 1.5V VDD
Provides complete DDR DIMM solution with
ICS98UAE877A
Ideal for DDR2 667
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
1
IDT74SSTUAE32866A
7120/4

1 page




IDT74SSTUAE32866A pdf
IDT74SSTUAE32866A
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
96 Ball LFBGA Package Attributes
COMMERCIAL TEMPERATURE GRADE
6
5
4
3
2
1
Top
Marking
A BCDE FGH J K LMNPR T
TOP VIEW
A BCDEFGHJK LMNPRT
1
2
3
4
5
6
BOTTOM VIEW
SIDE VIEW
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
5
IDT74SSTUAE32866A
7120/4

5 Page





IDT74SSTUAE32866A arduino
IDT74SSTUAE32866A
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
COMMERCIAL TEMPERATURE GRADE
Absolute Maximum Ratings
Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at these or any other conditions above
those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
Item
Rating
Supply Voltage, VDD
Input Voltage Range, VI1
Output Voltage Range, VO1,2
-0.5V to 2.5V
-0.5V to 2.5V
-0.5V to VDD + 0.5V
Input Clamp Current, IIK
±50mA
Output Clamp Current, IOK
±50mA
Continuous Output Clamp Current, IO
±50mA
Continuous Current through each VDD or GND
±100mA
Package Thermal Impedance (θja)3
0m/s Airflow
1m/s Airflow
70.9°C/W
65°C/W
Storage Temperature
-65 to +150°C
1 The input and output negative voltage ratings may be exceeded if the ratings of the I/P and
O/P clamp current are observed.
2 This current will flow only when the output is in the high state level VO > VDDQ.
3 The package thermal impedance is calculated in accordance with JESD 51.
25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
11
IDT74SSTUAE32866A
7120/4

11 Page







PáginasTotal 31 Páginas
PDF Descargar[ Datasheet IDT74SSTUAE32866A.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
IDT74SSTUAE32866A25-BIT CONFIGURABLE REGISTERED BUFFERIDT
IDT

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar