DataSheet.es    


PDF IDT74SSTU32865 Data sheet ( Hoja de datos )

Número de pieza IDT74SSTU32865
Descripción 28-BIT 1:2 REGISTERED BUFFER
Fabricantes IDT 
Logotipo IDT Logotipo



Hay una vista previa y un enlace de descarga de IDT74SSTU32865 (archivo pdf) en la parte inferior de esta página.


Total 15 Páginas

No Preview Available ! IDT74SSTU32865 Hoja de datos, Descripción, Manual

www.DataSheet4U.com
IDT74SSTU32865
28-BIT 1:2 REGISTERED BUFFER WITH PARITY
28-BIT 1:2 REGISTERED
BUFFER WITH PARITY
COMMERCIAL TEMPERATURE RANGE
IDT74SSTU32865
FEATURES:
• 1.8V Operation
• SSTL_18 style clock and data inputs
• Differential CLK input
• Control inputs compatible with LVCMOS levels
• Flow-through architecture for optimum PCB design
• Latch-up performance exceeds 100mA
• ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 160-pin CTBGA package
APPLICATIONS:
• Along with CSPU877/A/D DDR2 PLL, provides complete solution
for DDR2 DIMMs
• Optimized for DDR2-400/533 (PC2-3200/4300) JEDEC Raw Card D
DESCRIPTION:
The SSTU32865 is a 28-bit 1:2 configurable registered buffer designed
for 1.7V to 1.9V VDD operation. All clock and data inputs are compatible with
the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All
outputs are 1.8V CMOS drivers that have been optimized to drive the DDR2
DIMM load.
The SSTU32865 operates from a differential clock (CLK and CLK). Data
are registered at the crossing of CLK going high and CLK going low.
This device supports low-power standby operation. When the reset input
(RESET) is low, the differential input receivers are disabled, and undriven
(floating) data, clock, and reference voltage (VREF) inputs are allowed. In
addition, when RESET is low all registers are reset, and all outputs are
forced low. The LVCMOS RESET and Cx inputs must always be held at
a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has
been supplied, RESET must be held in the low state during power up.
In the DDR2 DIMM application, RESET is specified to be completely
asynchronous with respect to CLK and CLK. Therefore, no timing
relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative
to the time to disable the differential input receivers. However, when coming
out of a reset, the register will become active quickly, relative to the time to
enable the differential input receivers. As long as the data inputs are low,
and the clock is stable during the time from the low-to-high transition of
RESET until the input receivers are fully enabled, the design of the
SSTU32865 must ensure that the outputs will remain low, thus ensuring no
glitches on the outputs.
The device monitors both DCS0 and DCS1 inputs and will gate the Qn
outputs from changing states when both DCS0 and DCS1 are high. If either
DCS0 and DCS1 input is low, the Qn outputs will function normally. The
RESET input has priority over the DCS0 and DCS1 control and will force
the Qn outputs low and the PYTERR output high. If the DCS-control
functionality is not desired, then the CSGateEnable input can be hard-wired
to ground, in which case the set-up time requirement for DCS would be the
same as for the other D data inputs.
The SSTU32865 includes a parity checking function. The SSTU32865
accepts a parity bit from the memory controller at its input pin PARIN,
compares it with the data received on the D-inputs, and indicates whether
a parity error has occured on its open-drain PYTERR pin (active low).
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
c 2005 Integrated Device Technology, Inc.
1
APRIL 2005
DSC-6493/14

1 page




IDT74SSTU32865 pdf
IDT74SSTU32865
28-BIT 1:2 REGISTERED BUFFER WITH PARITY
FUNCTION TABLE (EACH FLIP-FLOP) (1)
Inputs
CSGate
RESET
DCS0
DCS1
Enable
CLK
HLL X
HLL X
HLL
X L or H
H LH X
H LH X
H LH
X L or H
HH L X
HH L X
HH L
X L or H
HHH L
HHH L
HHH
L L or H
HHH H
HHH H
HHH
H L or H
L XorFloating XorFloating XorFloating XorFloating
NOTES:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don’t Care
= LOW to HIGH
= HIGH to LOW
2. Output level before the indicated steady-state conditions were established.
CLK
L or H
L or H
L or H
L or H
L or H
X or Floating
Dn, DODTn,
DCKEn
L
H
X
L
H
X
L
H
X
L
H
X
L
H
X
X or Floating
COMMERCIAL TEMPERATURE RANGE
Qn
L
H
Q0(2)
L
H
Q0(2)
L
H
Q0(2)
L
H
Q0(2)
Q0(2)
Q0(2)
Q0(2)
L
Outputs
QCS
L
L
Q0(2)
L
L
Q0(2)
H
H
Q0(2)
H
H
Q0(2)
H
H
Q0(2)
L
QODT, QCKE
L
H
Q0(2)
L
H
Q0(2)
L
H
Q0(2)
L
H
Q0(2)
L
H
Q0(2)
L
5

5 Page





IDT74SSTU32865 arduino
IDT74SSTU32865
28-BIT 1:2 REGISTERED BUFFER WITH PARITY
COMMERCIAL TEMPERATURE RANGE
SWITCHING CHARACTERISTICS OVER RECOMMENDED FREE-AIR OPERATING
RANGE (UNLESS OTHERWISE NOTED) (1)
Symbol
Parameter
VDD = 1.8V ± 0.1V
Min Max.
Unit
fMAX 270 — MHz
tPDM(2)
CLK and CLK to Q
1.41 2.15 ns
tLH LOW to HIGH Delay, CLK and CLK to PYTERR
1.2
3 ns
tHL HIGH to LOW Delay, CLK and CLK to PYTERR
1
3 ns
tPLH LOW to HIGH Propagation Delay, RESET to PYTERR
3 ns
tPDMSS(2,3)
CLK and CLK to Q (simultaneous switching)
— 2.35 ns
tRPHL RESET to Q
— 3 ns
dV/dt_r
Output slew rate from 20% to 80%
1 4 V/ns
dV/dt_f
Output slew rate from 20% to 80%
1 4 V/ns
dV/dt_Δ(4)
Output slew rate from 20% to 80%
— 1 V/ns
NOTES:
1. See TEST CIRCUITS AND WAVEFORMS.
2. Includes 350ps of test load transmission line delay.
3. This parameter is not production tested.
4. Difference between dV/dt_r (rising edge rate) and dV/dt_f (falling edge rate).
11

11 Page







PáginasTotal 15 Páginas
PDF Descargar[ Datasheet IDT74SSTU32865.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
IDT74SSTU328641:1 AND 1:2 REGISTERED BUFFERIDT
IDT
IDT74SSTU32864A1:1 AND 1:2 REGISTERED BUFFERIDT
IDT
IDT74SSTU3286528-BIT 1:2 REGISTERED BUFFERIDT
IDT
IDT74SSTU32866B1.8V CONFIGURABLE BUFFERIDT
IDT

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar