DataSheet.es    


PDF IDT74SSTU32864A Data sheet ( Hoja de datos )

Número de pieza IDT74SSTU32864A
Descripción 1:1 AND 1:2 REGISTERED BUFFER
Fabricantes IDT 
Logotipo IDT Logotipo



Hay una vista previa y un enlace de descarga de IDT74SSTU32864A (archivo pdf) en la parte inferior de esta página.


Total 12 Páginas

No Preview Available ! IDT74SSTU32864A Hoja de datos, Descripción, Manual

www.DataSheet4U.com
IDT74SSTU32864/A
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
COMMERCIAL TEMPERATURE RANGE
1:1 AND 1:2 REGISTERED
BUFFER WITH 1.8V SSTL I/O
IDT74SSTU32864/A
FEATURES:
• 1:1 and 1:2 registered buffer
• 1.8V Operation
• SSTL_18 style clock and data inputs
• Differential CLK input
• Control inputs compatible with LVCMOS levels
• Flow-through architecture for optimum PCB design
• Latch-up performance exceeds 100mA
• ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 96-pin LFBGA package
APPLICATIONS:
• Ideally suited for DDR2 DIMM registered applications
• SSTU32864 is optimized for DDR2 Raw Cards B and C R-DIMMs
• SSTU32864A is optimized for DDR2 Raw Card A R-DIMMs
• Along with CSPU877, zero delay PLL clock buffer, provides
complete solution for DDR2 DIMMs
DESCRIPTION:
The SSTU32864/A is a 25-bit 1:1 / 14-bit 1:2 configurable registered
buffer designed for 1.7V to 1.9V VDD operation. All clock and data inputs
are compatible with the JEDEC standard for SSTL_18. The control inputs
are LVCMOS. All outputs are 1.8V CMOS drivers that have been optimized
to drive the DDR2 DIMM load.
The SSTU32864/A operates from a differential clock (CLK and CLK).
Data are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from the
A configuration (when low) to B configuration (when high). The C1 input
controls the configuration from the 25-bit 1:1 (when low) to 14-bit 1:2 (when
high).
This device supports low-power standby operation. When the reset input
(RESET) is low, the differential input receivers are disabled, and undriven
(floating) data, clock, and reference voltage (VREF) inputs are allowed. In
addition, when RESET is low all registers are reset, and all outputs are
forced low. The LVCMOS RESET and Cx inputs must always be held at
a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has
been supplied, RESET must be held in the low state during power up.
In the DDR2 DIMM application, RESET is specified to be completely
asynchronous with respect to CLK and CLK. Therefore, no timing
relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative
to the time to disable the differential input receivers. However, when coming
out of a reset, the register will become active quickly, relative to the time to
enable the differential input receivers. As long as the data inputs are low,
and the clock is stable during the time from the low-to-high transition of
RESET until the input receivers are fully enabled, the design of the
SSTU32864/A must ensure that the outputs will remain low, thus ensuring
no glitches on the outputs.
The device monitors both DCS and CSR inputs and will gate the outputs
from changing states when both DCS and CSR inputs are high. If either
DCS or CSR input is low, the device will function normally. The RESET
input has priority over the DCS control and will force the inputs low. If the
DCS control functionality is not desired, then the CSR input can be hard-
wired to ground, in which case the set-up time requirement for DCS would
be the same as for the other D data inputs.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
c 2003 Integrated Device Technology, Inc.
1
AUGUST 2003
DSC-5980/17

1 page




IDT74SSTU32864A pdf
IDT74SSTU32864/A
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
PIN CONFIGURATION
COMMERCIAL TEMPERATURE RANGE
6 NC Q15 Q16 NC Q17 Q18 C0 NC ZOL Q19 Q20 Q21 Q22 Q23 Q24 Q25
5 QCKE Q2 Q3 QODT Q5 Q6 C1 QCS ZOH Q8 Q9 Q10 Q11 Q12 Q13 Q14
4 VDD GND VDD GND VDD GND VDD GND VDD GND VDD GND VDD GND VDD VDD
3 VREF GND VDD GND VDD GND VDD GND VDD GND VDD GND VDD GND VDD VREF
2 NC D15 D16 NC D17 D18 RESET DCS CSR D19 D20 D21 D22 D23 D24 D25
1 DCKE D2
D3 DODT D5
D6
AB CD E
*Rows 3 and 4 are reserved for VDD and GND.
F
NC CLK CLK
GH J
96-PIN LFBGA
1:1 REGISTER
TOP VIEW
D8
K
D9 D10 D11 D12 D13 D14
L MNPR T
96 BALL LFBGA PACKAGE ATTRIBUTES
6
5
4
3
2
1
ABCDEFG HJKLMNPRT
5

5 Page





IDT74SSTU32864A arduino
IDT74SSTU32864/A
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
COMMERCIAL TEMPERATURE RANGE
TEST CIRCUITS AND WAVEFORMS (VDD = 1.8V ± 0.1V)
VDD
DUT
Out
RL = 50
Test Point
CL = 10 pF (1)
Load Circuit: High-to-Low Slew-Rate Adjustment
Output
80%
VOH
20%
dv_f VOL
dt_f
Voltage Waveforms: High-to-Low Slew-Rate Adjustment
DUT
Out
CL = 10 pF (1)
Test Point
RL = 50
Load Circuit: Low-to-High Slew-Rate Adjustment
dt_r
dv_r
VOH
80%
Output
20%
VOL
Voltage Waveforms: Low-to-High Slew-Rate Adjustment
NOTES:
1. CL includes probe and jig capacitance.
2. All input pulses are supplied by generators having the following characteristics: PRR 10MHz, ZO = 50, input slew rate = 1 V/ns ±20% (unless otherwise specified).
11

11 Page







PáginasTotal 12 Páginas
PDF Descargar[ Datasheet IDT74SSTU32864A.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
IDT74SSTU328641:1 AND 1:2 REGISTERED BUFFERIDT
IDT
IDT74SSTU32864A1:1 AND 1:2 REGISTERED BUFFERIDT
IDT

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar