DataSheet.es    


PDF TC58FVM7B2 Data sheet ( Hoja de datos )

Número de pieza TC58FVM7B2
Descripción 128-MBIT (16M X 8 BITS / 8M X 16 BITS) CMOS FLASH MEMORY
Fabricantes Toshiba Semiconductor 
Logotipo Toshiba Semiconductor Logotipo



Hay una vista previa y un enlace de descarga de TC58FVM7B2 (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! TC58FVM7B2 Hoja de datos, Descripción, Manual

TC58FVM7(T/B)2AFT(65/80)
TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS
128-MBIT (16M × 8 BITS / 8M × 16 BITS) CMOS FLASH MEMORY
DESCRIPTION
The TC58FVM7T2A/B2A is a 134217728-bit, 3.0-V read-only electrically erasable and programmable flash
memory organized as 16777216 words × 8 bits or as 8388608 words × 16 bits. The TC58FVM7T2A/B2A features
commands for Read, Program and Erase operations to allow easy interfacing with microprocessors. The commands
are based on the JEDEC standard. The Program and Erase operations are automatically executed in the chip. The
TC58FVM7T2A/B2A also features a Simultaneous Read/Write operation so that data can be read during a Write or
Erase operation.
FEATURES
Power supply voltage
Access Time (Random/Page)
VDD = 2.3 V~3.6 V
Operating temperature
TC58FVM7T2A/B2AFT65 TC58FVM7T2A/B2AFT80
Ta = −40°C~85°C
VDD
CL = 30 pF CL = 100 pF CL = 30 pF CL = 100 pF
Organization
16M × 8 bits/8M × 16 bits
Functions
Simultaneous Read/Write
Page Read
Auto Program, Auto Page Program
Auto Block Erase, Auto Chip Erase
Fast Program Mode / Acceleration Mode
Program Suspend/Resume
Erase Suspend/Resume
data polling/Toggle bit
2.7~3.6V 65 ns/25 ns 70 ns/30 ns 80 ns/30 ns 85 ns/35 ns
2.3~3.6V 70 ns/30 ns 75 ns/35 ns 85 ns/35 ns 90 ns/40 ns
Power consumption
10 µA (Standby)
15 mA (Program/Erase operation)
55 mA (Random Read operation)
11 mA (Address Increment Read operation)
5 mA (Page Read operation)
Package
TSOP 56-P-1420-0.50A (weight: 0.61g)
block protection, boot block protection
Automatic Sleep, support for hidden ROM area
common flash memory interface (CFI)
Byte/Word Modes
Block erase architecture
8 × 8 Kbytes/255 × 64 Kbytes
Boot block architecture
TC58FVM7T2A: top boot block
TC58FVM7B2A: bottom boot block
Mode control
Compatible with JEDEC standard commands
Erase/Program cycles
105 cycles typ.
2002-10-24 1/68

1 page




TC58FVM7B2 pdf
MODE SELECTION
TC58FVM7(T/B)2AFT(65/80)
BYTE MODE WORD MODE
MODE
CE OE WE A9 A6 A1 A0 RESET WP/ACC DQ0~DQ7(1) DQ0~DQ15
Read / Page Read
L L H A9 A6 A1 A0
H
*
DOUT
ID Read (Manufacturer Code)
L L H VID L L L
H
*
Code
ID Read (Device Code)
L L H VID L L H
H
*
Code
Standby
H* * * * * *
H
*
High-Z
Output Disable
Write
Block Protect 1
Verify Block Protect
*HH* * * *
*
* High-Z
L H (2) A9 A6 A1 A0
L VID (2) VID L H L
H
H
*
*
DIN
*
L L H VID L H L
H
*
Code
Temporary Block Unprotect
*******
VID
*
*
Hardware Reset / Standby
*******
L
* High-Z
Boot Block Protect
*******
*
L
*
Notes: * = VIH or VIL, L = VIL, H = VIH
(1) DQ8~DQ14 are High-Z and DQ15/A-1 is Address Input in Byte Mode.
Addresses are A22~A0 in Word Mode ( BYTE = VIH), A22~A-1 in Byte Mode ( BYTE = VIL).
(2) Pulse input
DOUT
Code
Code
High-Z
High-Z
DIN
*
Code
*
High-Z
*
ID CODE TABLE
CODE TYPE
A22~A12
A6
A1
Manufacturer Code
*L
Device Code
TC58FVM7T2A
TC58FVM7B2A
Verify Block Protect
*
*
BA(2)
L
L
L
Notes: * = VIH or VIL, L = VIL, H = VIH
(1) DQ8~DQ14 are High-Z and DQ15/A-1 is Address Input in Byte Mode.
(2) BA: Block Address
(3) 0001h - Protected Block
0000h - Unprotected Block
L
L
L
H
A0 CODE (HEX)(1)
L 0098h
H 007Ch
H 0082h
L Data(3)
2002-10-24 5/68

5 Page





TC58FVM7B2 arduino
Program Suspend/Resume Mode
TC58FVM7(T/B)2AFT(65/80)
Program Suspend is used to enable Data Read by suspending the Write operation. The device accepts a
Program Suspend command in Write Mode (including Write operations performed during Erase Suspend) but
ignores the command in other modes. When the command is input, the address of the bank on which Write is
being performed must be specified. After input of the command, the device will enter Program Suspend Read
Mode after tSUSP.
During Program Suspend, Cell Data Read, ID Read and CFI Data Read can be performed. When Data Write
is suspended, the address to which Write was being performed becomes undefined. ID Read and CFI Data Read
are the same as usual.
After completion of Program Suspend input a Program Resume command to return to Write Mode. When
inputting the command, specify the address of the bank on which Write is being performed. If the ID Read or
CFI Data Read functions is being used, abort the function before inputting the Resume command. On receiving
the Resume command, the device returns to Write Mode and resumes outputting the Hardware Sequence flag
for the bank to which data is being written.
Program Suspend can be run in Fast Program Mode or Acceleration Mode. However, note that when running
Program Suspend in Acceleration Mode, VACC must not be released.
Auto Chip Erase Mode
The Auto Chip Erase Mode is set using the Chip Erase command. An Auto Chip Erase operation starts on the
rising edge of WE in the sixth bus cycle. All memory cells are automatically preprogrammed to 0, erased and
verified as erased by the chip. The device status is indicated by the Hardware Sequence flag.
Command input is ignored during an Auto Chip Erase. A hardware reset can interrupt an Auto Chip Erase
operation. If an Auto Chip Erase operation is interrupted, it cannot be completed correctly. Hence an additional
Erase operation must be performed.
Any attempt to erase a protected block is ignored. If all blocks are protected, the Auto Erase operation will not
be executed and the device will enter Read mode 400 µs after the rising edge of the WE signal in the sixth bus
cycle.
If an Auto Chip Erase operation fails, the device will remain in the erasing state and will not return to Read
Mode. The device status is indicated by the Hardware Sequence flag. Either a Reset command or a hardware
reset is required to return the device to Read Mode after a failure.
In this case it cannot be ascertained which block the failure occurred in. Either abandon use of the device
altogether, or perform a Block Erase on each block, identify the failed block, and stop using it. The host
processor must take measures to prevent subsequent use of the failed block.
2002-10-24 11/68

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet TC58FVM7B2.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
TC58FVM7B2128-MBIT (16M X 8 BITS / 8M X 16 BITS) CMOS FLASH MEMORYToshiba Semiconductor
Toshiba Semiconductor

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar