DataSheet.es    


PDF ICS9248-99 Data sheet ( Hoja de datos )

Número de pieza ICS9248-99
Descripción Frequency Generator & Integrated Buffers
Fabricantes Integrated Circuit Systems 
Logotipo Integrated Circuit Systems Logotipo



Hay una vista previa y un enlace de descarga de ICS9248-99 (archivo pdf) en la parte inferior de esta página.


Total 13 Páginas

No Preview Available ! ICS9248-99 Hoja de datos, Descripción, Manual

Integrated
Circuit
Systems, Inc.
ICS9248-99
Preliminary Product Preview
Frequency Generator & Integrated Buffers for Celeron & PII/III
Recommended Application:
810/810E style chipset
Output Features:
• 2- CPUs @2.5V @ 150MHz (up to 200MHz. achievable
through I2C)
• 9 - SDRAM @ 3.3V @ 150MHz (up to 200MHz.
achievable through I2C)
• 8 - PCICLK @ 3.3V
• 1 - IOAPIC @ 2.5V,
• 2 - 3V66MHz @ 3.3V
• 2- 48MHz, @ 3.3V fixed.
• 1- 24/48MHz, @ 3.3V
• 1- REF @3.3V, 14.318MHz.
Features:
• Up to 200.4MHz frequency support
• Support FS0-FS3 trapping status bit for I2C read back.
• Support power management: Power down Mode form I2C
programming.
• Spread spectrum for EMI control ( ± 0.25% center).
• FS0, FS1, FS2, FS3 must have a internal 120K pull-Down
to GND.
• Uses external 14.318MHz crystal
Skew Specifications:
• CPU – CPU: <175ps
• SDRAM - SDRAM: < 250ps
• 3V66 – 3V66: <175ps
• PCI – PCI: <500ps
• For group skew specifications, please refer to group
timing relationship table.
Pin Configuration
48-Pin 300mil SSOP
* These inputs have a 120K pull down to GND.
1 These are double strength.
Block Diagram
Functionality
FS3 FS2 FS1 FS0
000 0
000 1
0010
001 1
0 10 0
0 10 1
0 110
0 11 1
100 0
100 1
10 1 0
10 1 1
1 10 0
1 10 1
1110
111 1
CPU SDRAM
(MHz) (MHz)
75.33
125.00
129.00
150.29
150.00
112.00
145.00
143.64
68.30
105.00
138.00
140.00
66.67
100.00
133.60
133.33
113.00
125.00
129.00
113.00
150.00
112.00
145.00
108.00
102.50
105.00
138.00
105.00
100.00
100.00
133.60
100.00
3V66
(MHz)
75.33
83.33
86.00
75.33
100.00
74.67
96.67
72.00
68.33
70.00
92.00
70.00
66.67
66.67
89.07
66.67
PCICLK
(3V66*
1/2)
(MHz)
37.67
41.67
43.00
37.67
50.00
37.33
48.33
36.00
34.17
35.00
46.00
35.00
33.33
33.33
44.53
33.33
IOAPIC
(PCI*
1/2)
(MHz)
IOAPIC
(PCI)
(MHz)
18.83 37.67
20.83 41.67
21.50 43.00
18.83 37.67
25.00 50.00
18.67 37.33
24.17 48.33
18.00 36.00
17.08 34.17
17.50 35.00
23.00 46.00
17.50 35.00
16.67 33.33
16.67 33.33
22.27 44.53
16.67 33.33
9248- 99 Rev A 8/27/99
Third party brands and names are the property of their respective owners.
PRODUCT PREVIEW documents contain information on new
products in the sampling or preproduction phase of development.
Characteristic data and other specifications are subject to change
without notice.

1 page




ICS9248-99 pdf
ICS9248-99
Preliminary Product Preview
Byte 0: CPU, Active/Inactive Register
(1= enable, 0 = disable)
BIT PIN# PWD
DESCRIPTION
Bit7 -
0 Reserved
Bit6 -
0 Reserved
Bit5 -
0 Reserved
Bit4 -
0 Reserved
Bit3 -
0 Reserved
Bit2 23 1 24/48MHz
Bit1 21,22 1 48MHz
Bit0 -
0 Reserved
Byte 1: SDRAM, Active/Inactive Register
(1= enable, 0 = disable)
BIT PIN# PWD
DESCRIPTION
Bit7 32
1 SDRAM7
Bit6 33
1 SDRAM6
Bit5 35
1 SDRAM5
Bit4 36
1 SDRAM4
Bit3 37
1 SDRAM3
Bit2 39
1 SDRAM2
Bit1 40
1 SDRAM1
Bit0 41 1 SDRAM0
Byte 2: PCI, Active/Inactive Register
(1= enable, 0 = disable)
BIT PIN# PWD
DESCRIPTION
Bit7 19 1 PCICLK7
Bit6 18 1 PCICLK6
Bit5 17 1 PCICLK5
Bit4 15 1 PCICLK4
Bit3 14 1 PCICLK3
Bit2 12 1 PCICLK2
Bit1 11 1 PCICLK1
Bit0 10 1 PCICLK0
Byte 5: Peripheral , Active/Inactive Register
(1= enable, 0 = disable)
BIT PIN# PWD
DESCRIPTION
Bit7 -
0 Reserved
Bit6 -
0 Reserved
Bit5 -
0 Reserved
Bit4 -
0 Reserved
Bit3 -
0 Reserved
Bit2 -
0 Reserved
Bit1 -
0 Reserved
Bit0 -
0 Reserved
Notes:
1. Inactive means outputs are held LOW and are disabled
from switching.
2. Latched Frequency Selects (FS#) will be inferted logic
load of the input frequency select pin conditions.
Byte 3: Reserved , Active/Inactive Register
(1= enable, 0 = disable)
BIT PIN# PWD
DESCRIPTION
Bit7 -
0 Reserved
Bit6 -
X FS2#
Bit5 -
X FS1#
Bit4 -
X FS0#
Bit3 47
1 IOAPIC
Bit2 -
Bit1 -
Bit0 -
X (SEL24_48#)#
FREQ_IOAPIC
1
=1=>IOAPIC=PCICLK/2
FREQ_IOAPIC=0=>
IOAPIC= PCICLK
X FS3#
Byte 6: Peripheral , Active/Inactive Register
(1= enable, 0 = disable)
BIT PIN# PWD
DESCRIPTION
Bit7 -
0 Reserved (Note)
Bit6 -
0 Reserved (Note)
Bit5 -
0 Reserved (Note)
Bit4 -
0 Reserved (Note)
Bit3 -
0 Reserved (Note)
Bit2 -
1 Reserved (Note)
Bit1 -
1 Reserved (Note)
Bit0 -
0 Reserved (Note)
Note: Don’t write into this register, writing into this
register can cause malfunction
Third party brands and names are the property of their respective owners.
5

5 Page





ICS9248-99 arduino
ICS9248-99
Preliminary Product Preview
Electrical Characteristics - IOAPIC
TA = 0 - 70C;VDDL = 2.5 V +/-5%; CL = 10 - 20 pF (unless otherwise stated)
PARAMETER SYMBOL
CONDITIONS
Output Impedance
Output Impedance
RDSP4B1
RDSN4B1
VO = VDD*(0.5)
VO = VDD*(0.5)
Output High Voltage VOH4\B IOH = -5.5 mA
Output Low Voltage VOL4B IOL = 9.0 mA
Output High Current
IOH4B VOH@ min = 1.4 V, VOH@ MAX = 2.5 V
Output Low Current
Rise Time
Fall Time
Duty Cycle
IOL4B
tr4B1
tf4B1
dt4B1
VOL@ MIN = 1.0 V, VOL@ MAX= 0.2
VOL = 0.4 V, VOH = 2.0 V
VOH = 2.0 V, VOL = 0.4 V
VT = 1.25 V
Jitter
Skew
tjcyc-cyc
Tska1
VT = 1.25 V
1Guarenteed by design, not 100% tested in production.
MIN TYP MAX UNITS
9 30
9 30
2V
0.4 V
-36 -21 mA
36 31 mA
0.4 0.9 1.6 ns
0.4 1.5 1.9 ns
45 50 55 %
120 250 ps
250 ps
Electrical Characteristics - SDRAM
TA = 0 - 70C; VDD = VDDL = 3.3 V +/-5%; CL = 20 - 30 pF (unless otherwise stated)
PARAMETER SYMBOL
CONDITIONS
MIN TYP MAX UNITS
Output Impedance
RDSP31 VO = VDD*(0.5)
Output Impedance
RDSN31 VO = VDD*(0.5)
Output High Voltage VOH3 IOH = -1 mA
Output Low Voltage
VOL3 IOL = 1 mA
Output High Current
IOH3 VOH @MIN= 2.0 V, VOH@ MAX=3.135 V
Output Low Current
IOL3 VOL@ MIN= 1.0 V, VOL@ MAX=0.4 V
Rise Time
Tr31 VOL = 0.4 V, VOH = 2.4 V
Fall Time
Tf31 VOH = 2.4 V, VOL = 0.4 V
Duty Cycle
Dt31 VT = 1.5 V
Skew
Tsk31 VT = 1.5 V
Jitter
tjcyc-cyc VT = 1.5 V
1Guarenteed by design, not 100% tested in production.
10 24
10 24
2.4 V
0.4 V
-54 -46 mA
54 53 mA
0.4 1.0 1.6 ns
0.4 1.0 1.6 ns
45 50 55 %
50 250 ps
140 250 ps
Third party brands and names are the property of their respective owners.
11

11 Page







PáginasTotal 13 Páginas
PDF Descargar[ Datasheet ICS9248-99.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
ICS9248-90Frequency Generator & Integrated BuffersIntegrated Circuit Systems
Integrated Circuit Systems
ICS9248-92Frequency Generator & Integrated BuffersIntegrated Circuit Systems
Integrated Circuit Systems
ICS9248-96Frequency Generator & Integrated BuffersIntegrated Circuit Systems
Integrated Circuit Systems
ICS9248-97Frequency Generator & Integrated BuffersIntegrated Circuit Systems
Integrated Circuit Systems

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar