DataSheet.es    


PDF TDA7502 Data sheet ( Hoja de datos )

Número de pieza TDA7502
Descripción IN-CAR REMOTE AMPLIFIER DSP
Fabricantes ST Microelectronics 
Logotipo ST Microelectronics Logotipo



Hay una vista previa y un enlace de descarga de TDA7502 (archivo pdf) en la parte inferior de esta página.


Total 8 Páginas

No Preview Available ! TDA7502 Hoja de datos, Descripción, Manual

® TDA7502
IN-CAR REMOTE AMPLIFIER DSP
24-Bit Fixed-point DSP core delivering up to
50 MIPS
2 x 512 x 24Bitof RAM forX andY datamemory.
1536 x 24 Bit of RAM for Program.
1536 x 24 Bit of Additional RAM memory us-
able for delay or program
Serial Audio Interface.
Debug Port.
Control Interface for external GPIOs, Inter-
rupts, and RESET.
SPI and I2C for communication between exter-
nal micro and DSP. Both master and slave op-
erating modes.
PLL Clock Oscillator
5V-tolerant 3V I/O interface
DESCRIPTION
This device is a high-performance, fully program-
mable DSP, suitable for a wide range of applica-
tions and particularly for Audio and Sound Proc-
essing. It contains a 24-bit 50 MIPS DSP core,
several interfaces for control and data, plus a
BLOCK DIAGRAM
PRODUCT PREVIEW
TQFP44
(10 x 10)
configurable PLL.
The computational power and the memory con-
figuration make this device particularly suitable
for in car equalisation. This device will offer the
best trade-off between performance and cost
when coupled with the TDA7531, or other de-
vices of the same family. A library of sound proc-
essing functions is available for this device; some
of these functions are: parametric equaliser,
cross over filters, acoustic delay, dynamic com-
pression, Vol/Bass/Treble/Fader, active equalisa-
tion, Stereo Spatial Enhancement.
SDI0 SDI1 SDI2 SDO0 SDO1 SDO2
VDD3 GND3 SCANEN TESTEN
LRCLKT
SCKT
LRCLKR
SCKR
SCL
SDA
SS
SCK
MISO
MOSI
GPIO3
GPIO4
GPIO5
DBCK/GPIO1
DBIN/GPIO2
Serial
Audio
Interface
I2C
Interface
SPI
Interface
GPIO
Debug
interface
512 x 24
X-RAM
512 x 24
Y-RAM
VDD4
GND4
VDD5
GND5
VDD6
GND6
ORPHEUS
24bit DSP
CORE
3072 x 24
P/Delay-RAM
128 x 24
BOOT-ROM
RESET
INT
PLL
oscillator
PVCC
PGND
DBRQN/GPIO3 DBRQ
VDD1 GND1 VDD2 GND2 XTO XTI CLKOUT
April 1999
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
1/8

1 page




TDA7502 pdf
TDA7502
ALU of the DSP core. The YDBx Bus is also con-
nected to the Internal Bus Switch so that it can be
routed to and from other blocks.
3072 X 24-Bit Program RAM
This is a 3072 x 24-Bit Single Port SRAM used
for storing and executing program code. The 16-
Bit PRAM Address, PABx(15:0) is generated by
the Program Address Generator of the DSP core
for Instruction Fetching, and by the AGU in the
case of the Move Program Memory (MOVEM) In-
struction. The 24-Bit PRAM Data (Program
Code), PDBx(23:0), can only be written to using
the MOVEM instruction.
During instruction fetching the PDBx Bus is
routed to the Program Decode Controller of the
DSP core for instruction decoding.
Spare space in the Program area may be used
as data memory to implement delay lines for ex-
ample.
128 x 24-Bit Bootstrap ROM (PROM)
This is a 128 x 24-Bit factory programmed Boot
ROM used for storing the program sequence for
initializing the DSP.
Essentially this consists of a routine that is called
when the DSP comes out of reset. There are
three different boot modes supported by the boot
ROM, one boots directly into PRAM, the second
boots over the I2C bus and the third boots are the
SPI bus. The boot mode is selected by the levels
on GPIO3 and GPIO5
Serial Audio Interface (SAI)
The SAI is used to deliver digital audio to the
DSPs from an external source. Once processed
by the DSPs, it can be returned through this inter-
face. The features of the SAI are listed below.
Three Synchronized Stereo Data Transmission
Lines
Three Synchronized Stereo Data Reception
Lines
Master/Slave operating modes
Transmit and Receive Interrupt Logic triggers
on Left/Right data pairs
Receive and Transmit Data Registers have
two locations to hold left and right data.
Serial Peripheral Interface
The DSP core requires a serial interface to re-
ceive commands and data over the LAN. During
an SPI transfer, data is transmitted and received
simultaneously. A serial clock line synchronizes
shifting and sampling of the information on the
two serial data lines. A slave select line allows in-
dividual selection of a slave SPI device.
When an SPI transfer occurs an 8-bit word is
shifted out one data pin while another 8-bit char-
acter is simultaneously shifted in a second data
pin.
The central element in the SPI system is the shift
register and the read data buffer. The system is
single buffered in the transfer direction and dou-
ble buffered in the receive direction.
I2C Interface
The inter Integrated Circuit bus is a single bidirec-
tional two-wire bus used for efficient inter IC con-
trol. All I2C bus compatible devices incorporate
an on-chip interface which allows them communi-
cate directly with each other via the I2C bus.
Every component hooked up to the I2C bus has
its own unique address whether it is a CPU,
memory or some other complex function chip.
Each of these chips can act as a receiver and /or
transmitter on its functionality.
General Purpose Input/Output
The DSP requires a set of external general pur-
pose input/output lines, and a reset line. These
signals are used by external devices to signal
events to the DSP. The GPIO lines are imple-
mented as DSP ’s peripherals
PLL Clock Oscillator
The PLL Clock Oscillator can accept an external
clock at XTI or it can be configured to run an in-
ternal oscillator when a crystal is connected
across pins XTI & XTO. There is an input divide
block IDF (1 -> 32) at the XTI clock input and a
multiply block MF (33 -> 128) in the PLL loop.
Hence the PLL can multiply the external input
clock by a ratio MF/IDF to generate the internal
clock. This allows the internal clock to be within 1
MHz of any desired frequency even when XTI is
much greater than 1 MHz. It is recommended that
the input clock is not divided down to less than 1
MHz as this reduces the Phase Detector’s update
rate.
The clocks to the DSP can be selected to be
either the VCO output divided by 2 or 4 respec-
tively, or be driven by the XTI pin directly.
The crystal oscillator and the PLL will be gated off
when entering the power-down mode (by setting
bit 1 of the PCON Register).
5/8

5 Page










PáginasTotal 8 Páginas
PDF Descargar[ Datasheet TDA7502.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
TDA7500DIGITAL AM/FM SIGNAL PROCESSORST Microelectronics
ST Microelectronics
TDA7501LINE-DRIVER FOR DIGITAL CARRADIO SIGNAL PROCESSORST Microelectronics
ST Microelectronics
TDA7502IN-CAR REMOTE AMPLIFIER DSPST Microelectronics
ST Microelectronics
TDA7503DUAL DSP PLUS MICRO FOR AUDIO APPLICATIONSST Microelectronics
ST Microelectronics

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar