DataSheet.es    


PDF V54C365804VD Data sheet ( Hoja de datos )

Número de pieza V54C365804VD
Descripción HIGH PERFORMANCE 143/133/125 MHz 3.3 VOLT 8M X 8 SYNCHRONOUS DRAM 4 BANKS X 2Mbit X 8
Fabricantes Mosel Vitelic Corp 
Logotipo Mosel Vitelic  Corp Logotipo



Hay una vista previa y un enlace de descarga de V54C365804VD (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! V54C365804VD Hoja de datos, Descripción, Manual

MOSEL VITELIC
V54C365804VD(L)
HIGH PERFORMANCE 143/133/125 MHz
3.3 VOLT 8M X 8 SYNCHRONOUS DRAM
4 BANKS X 2Mbit X 8
PRELIMINARY
System Frequency (fCK)
Clock Cycle Time (tCK3)
Clock Access Time (tAC3) CAS Latency = 3
Clock Access Time (tAC2) CAS Latency = 2
7
143MHz
7 ns
5.4 ns
5.5 ns
75
133MHz
7.5 ns
5.4 ns
6 ns
8PC
125 MHz
8 ns
6 ns
6 ns
8
125 MHz
8 ns
7 ns
7 ns
Features
s 4 banks x 2Mbit x 8 organization
s High speed data transfer rates up to 143 MHz
s Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
s Single Pulsed RAS Interface
s Data Mask for Read/Write Control
s Four Banks controlled by BA0 & BA1
s Programmable CAS Latency: 2, 3
s Programmable Wrap Sequence: Sequential
or Interleave
s Programmable Burst Length:
1, 2, 4, 8 and full page for Sequential Type
1, 2, 4, 8 for Interleave Type
s Multiple Burst Read with Single Write Operation
s Automatic and Controlled Precharge Command
s Random Column Address every CLK (1-N Rule)
s Suspend Mode and Power Down Mode
s Auto Refresh and Self Refresh
s Refresh Interval: 4096 cycles/64 ms
s Available in 54 Pin 400 mil TSOP-II
s LVTTL Interface
s Single +3.3 V ±0.3 V Power Supply
Description
The V54C365804VD(L) is a four bank Synchro-
nous DRAM organized as 4 banks x 2Mbit x 8. The
V54C365804VD(L) achieves high speed data trans-
fer rates up to 143 MHz by employing a chip archi-
tecture that prefetches multiple bits and then
synchronizes the output data to a system clock
All of the control, address, data input and output
circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an inter-
leaved fashion allows random access operation to
occur at higher rate than is possible with standard
DRAMs. A sequential and gapless data rate of up to
143 MHz is possible depending on burst length,
CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
Package Outline
T
7
Access Time (ns)
75 8PC
••
8
Power
Std. L
••
Temperature
Mark
Blank
V54C365804VD(L) Rev. 0.9 September 2001
1

1 page




V54C365804VD pdf
MOSEL VITELIC
V54C365804VD(L)
Operation Definition
All of SDRAM operations are defined by states of control signals CS, RAS, CAS, WE, and DQM at the
positive edge of the clock. The following list shows the thruth table for the operation commands.
Operation
Row Activate
Read
Read w/Autoprecharge
Write
Write with Autoprecharge
Row Precharge
Precharge All
Mode Register Set
No Operation
Device Deselect
Auto Refresh
Self Refresh Entry
Self Refresh Exit
Power Down Entry
Power Down Exit
Data Write/Output Enable
Data Write/Output Disable
Device CKE CKE
A0-9,
BS0
State n-1 n CS RAS CAS WE DQM A11 A10 BS1
Idle3 H X L L H H X V V V
Active3
H
X
LHLHXVL
V
Active3
H
X
L
H
L
H
X
V
H
V
Active3
H
X
LHL
L
XVL
V
Active3
H
X
L
H
L
L
X
V
H
V
Any H X L L H L X X L V
Any H X L L H L X X H X
Idle H X L L L L X V V V
Any
HX
L HHH X
XX
X
Any H X H X X X X X X X
Idle H H L L L H X X X X
Idle H L L L L H X X X X
Idle H X X X
(Self Refr.) L
H
XXX X
LHHX
Idle H X X X
Active5
H
L
XXX X
LHHX
Any H X X X
(Power
L
H
XXX X
Down)
LHHL
Active H X X X X X L X X X
Active H X X X X X H X X X
Notes:
1. V = Valid , x = Dont Care, L = Low Level, H = High Level
2. CKEn signal is input level when commands are provided, CKEn-1 signal is input level one clock before the commands
are provided.
3. These are state of bank designated by BS0, BS1 signals.
4. Device state is Full Page Burst operation
5. Power Down Mode can not entry in the burst cycle. When this command assert in the burst mode cycle device is clock
suspend mode.
V54C365804VD(L) Rev. 0.9 September 2001
5

5 Page





V54C365804VD arduino
MOSEL VITELIC
Operating Currents (TA = 0 to 70°C, VCC = 3.3V ± 0.3V)
(Recommended Operating Conditions unless otherwise noted)
Symbol Parameter & Test Condition
ICC1
Operating Current
tRC = tRCMIN., tRC = tCKMIN.
Active-precharge command
cycling,
without Burst Operation
1 bank operation
ICC2P
ICC2PS
Precharge Standby Current
in Power Down Mode
CS =VIH, CKEVIL(max)
ICC2N
ICC2NS
Precharge Standby Current
in Non-Power Down Mode
CS =VIH, CKEVIL(max)
tCK = min.
tCK = Infinity
tCK = min.
tCK = Infinity
-7
150
2
1
45
5
V54C365804VD(L)
Max.
-75 -8PC -8 Unit Note
140 130 130 mA 7
2 2 2 mA 7
1 1 1 mA 7
40 35 35 mA
5 5 5 mA
ICC3
ICC3P
No Operating Current
tCK = min, CS = VIH(min)
bank ; active state ( 4 banks)
CKE VIH(MIN.)
CKE <VIL(MAX.)
(Power down mode)
55 50 45 45 mA
8 8 8 8 mA
ICC4
Burst Operating Current
tCK = min
Read/Write command cycling
120 120 110 110 mA 7,8
ICC5
Auto Refresh Current
tCK = min
Auto Refresh command cycling
150 140 130 130 mA 7
ICC6
Self Refresh Current
Self Refresh Mode, CKE=<0.2V
L-version
1 1 1 1 mA
500 500 500 500 µA
Notes:
7. These parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of tCK and
tRC. Input signals are changed one time during tCK.
8. These parameter depend on output loading. Specified values are obtained with output open.
V54C365804VD(L) Rev. 0.9 September 2001
11

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet V54C365804VD.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
V54C365804VCHIGH PERFORMANCE 143/133/125 MHz 3.3 VOLT 8M X 8 SYNCHRONOUS DRAM 4 BANKS X 2Mbit X 8Mosel Vitelic  Corp
Mosel Vitelic Corp
V54C365804VDHIGH PERFORMANCE 143/133/125 MHz 3.3 VOLT 8M X 8 SYNCHRONOUS DRAM 4 BANKS X 2Mbit X 8Mosel Vitelic  Corp
Mosel Vitelic Corp

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar