DataSheet.es    


PDF XC2S50E-7FT256C Data sheet ( Hoja de datos )

Número de pieza XC2S50E-7FT256C
Descripción Spartan-IIE 1.8V FPGA Family
Fabricantes Xilinx 
Logotipo Xilinx Logotipo



Hay una vista previa y un enlace de descarga de XC2S50E-7FT256C (archivo pdf) en la parte inferior de esta página.


Total 4 Páginas

No Preview Available ! XC2S50E-7FT256C Hoja de datos, Descripción, Manual

R
DS077-1 (v1.0) November 15, 2001
0 Spartan-IIE 1.8V FPGA Family:
Introduction and Ordering
Information
0 0 Preliminary Product Specification
Introduction
The Spartan™-IIE 1.8V Field-Programmable Gate Array
family gives users high performance, abundant logic
resources, and a rich feature set, all at an exceptionally low
price. The five-member family offers densities ranging from
50,000 to 300,000 system gates, as shown in Table 1. Sys-
tem performance is supported beyond 200 MHz.
Spartan-IIE devices deliver more gates, I/Os, and features
per dollar than other FPGAs by combining advanced pro-
cess technology with a streamlined architecture based on
the proven Virtex™-E platform. Features include block RAM
(to 64K bits), distributed RAM (to 98,304 bits), 19 selectable
I/O standards, and four DLLs (Delay-Locked Loops). Fast,
predictable interconnect means that successive design iter-
ations continue to meet timing requirements.
The Spartan-IIE family is a superior alternative to
mask-programmed ASICs. The FPGA avoids the initial cost,
lengthy development cycles, and inherent risk of
conventional ASICs. Also, FPGA programmability permits
design upgrades in the field with no hardware replacement
necessary (impossible with ASICs).
Features
• Second generation ASIC replacement technology
- Densities as high as 6,912 logic cells with up to
300,000 system gates
- Streamlined features based on Virtex-E
architecture
- Unlimited in-system reprogrammability
- Very low cost
• System level features
- SelectRAM+™ hierarchical memory:
· 16 bits/LUT distributed RAM
· Configurable 4K-bit true dual-port block RAM
· Fast interfaces to external RAM
- Fully 3.3V PCI compliant to 64 bits at 66 MHz and
CardBus compliant
- Low-power segmented routing architecture
- Full readback ability for verification/observability
- Dedicated carry logic for high-speed arithmetic
- Efficient multiplier support
- Cascade chain for wide-input functions
- Abundant registers/latches with enable, set, reset
- Four dedicated DLLs for advanced clock control
- Four primary low-skew global clock distribution nets
- IEEE 1149.1 compatible boundary scan logic
Versatile I/O and packaging
- Low cost packages available in all densities
- Family footprint compatibility in common packages
- 19 high-performance interface standards, including
LVDS and LVPECL
- Up to 120 differential I/O pairs that can be input,
output, or bidirectional
- Zero hold time simplifies system timing
Fully supported by powerful Xilinx ISE development
system
- Fully automatic mapping, placement, and routing
- Integrated with design entry and verification tools
Table 1: Spartan-IIE FPGA Family Members
Device
Logic
Cells
Typical
System Gate Range
(Logic and RAM)
XC2S50E 1,728
23,000 - 50,000
XC2S100E 2,700 37,000 - 100,000
XC2S150E 3,888 52,000 - 150,000
XC2S200E 5,292 71,000 - 200,000
XC2S300E 6,912 93,000 - 300,000
CLB
Array
(R x C)
16 x 24
20 x 30
24 x 36
28 x 42
32 x 48
Total
CLBs
384
600
864
1,176
1,536
Maximum
Available
User I/O
182
202
263
289
329
Maximum
Differential
I/O Pairs
84
86
114
120
120
Distributed Block
RAM Bits RAM Bits
24,576
32K
38,400
40K
55,296
48K
75,264
56K
98,304
64K
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS077-1 (v1.0) November 15, 2001
Preliminary Product Specification
www.xilinx.com
1-800-255-7778
1

1 page





PáginasTotal 4 Páginas
PDF Descargar[ Datasheet XC2S50E-7FT256C.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
XC2S50E-7FT256CSpartan-IIE 1.8V FPGA FamilyXilinx
Xilinx
XC2S50E-7FT256ISpartan-IIE 1.8V FPGA FamilyXilinx
Xilinx

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar