DataSheet.es    


PDF M5M44265CJ-6 Data sheet ( Hoja de datos )

Número de pieza M5M44265CJ-6
Descripción EDO 4M-Bit DRAM
Fabricantes Mitsubishi 
Logotipo Mitsubishi Logotipo



Hay una vista previa y un enlace de descarga de M5M44265CJ-6 (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! M5M44265CJ-6 Hoja de datos, Descripción, Manual

MIMTSITUSBUIBSIHSIHLISLISsIs
MM55MM444422656C5J,CTPJ-5,T,-6P,-7-,5-5,S-6,-6,S-7,-7,S
-5S,-6S,-7S
EDOED(HOY(PHEYRPEPRAGPAEGMEOMDOE)D4E1)9441390443-B04IT-B(I2T62(2164241-W44O-WRODRBDYB1Y6-B16IT-B) IDTY) NDAYMNAICMRICAMRAM
DESCRIPTION
This is a family of 262144-word by 16-bit dynamic RAMs with
Hyper Page mode fuction, fabricated with the high performance
CMOS process, and is ideal for the buffer memory systems of
personal computer graphics and HDD where high speed, low
power dissipation, and low costs are essential.
The use of double-layer metalization process technology and a
single-transistor dynamic storage stacked capacitor cell provide
high circuit density at reduced costs. Multiplexed address inputs
permit both a reduction in pins and an increase in system
densities. Self or extended refresh current is low enough for
battery back-up application.
This device has 2CAS and 1W terminals with a refresh cycle of
512 cycles every 8.2ms.
FEATURES
Type name
M5M44265CXX-5,-5S
M5M44265CXX-6,-6S
M5M44265CXX-7,-7S
XX=J,TP
RAS
CAS
access access
time time
(max.ns) (max.ns)
50 13
60 15
70 20
Address OE
access access
time time
(max.ns) (max.ns)
25 13
30 15
35 20
Cycle
time
Power
dissipa-
tion
(min.ns) (typ.mW)
90 625
110 550
130 475
Standard 40pin SOJ, 44 pin TSOP (II)
Single 5V±10% supply
Low stand-by power dissipation
CMOS Input level
5.5mW (Max)
CMOS Input level
550µW (Max)*
Operating power dissipation
M5M44265Cxx-5,-5S
688mW (Max)
M5M44265Cxx-6,-6S
605mW (Max)
M5M44265Cxx-7,-7S
523mW (Max)
Self refresh capability*
Self refresh current
150µA (Max)
Extended refresh capability
Extended refresh current
150µA (Max)
Hyper-page mode (512-column random access), Read-modify-
write, RAS-only refresh, CAS before RAS refresh, Hidden refresh
capabilities.
Early-write mode, OE and W to control output buffer impedance
512 refresh cycles every 8.2ms (A0~A8)
512 refresh cycles every 128ms (A0~A8)*
Byte or word control for Read/Write operation (2CAS, 1W type)
* : Applicable to self refresh version (M5M44265CJ,TP-5S,-6S,-7S
: option) only
APPLICATION
Microcomputer memory, Refresh memory for CRT, Frame Buffer
memory for CRT
PIN DESCRIPTION
Pin name
Function
A0~A8
Address inputs
DQ1~DQ16 Data inputs / outputs
RAS
LCAS
UCAS
Row address strobe input
Lower byte control
column address strobe input
Upper byte control
column address strobe input
W Write control input
OE Output enable input
VCC Power supply (+5V)
VSS Ground (0V)
1
PIN CONFIGURATION (TOP VIEW)
(5V)VCC 1
DQ1 2
DQ2 3
DQ3 4
DQ4 5
(5V)VCC 6
DQ5 7
DQ6 8
DQ7 9
DQ8 10
NC 11
NC 12
W 13
RAS 14
NC 15
A0 16
A1 17
A2 18
A3 19
(5V)VCC 20
40 VSS(0V)
39 DQ16
38 DQ15
37 DQ14
36 DQ13
35 VSS(0V)
34 DQ12
33 DQ11
32 DQ10
31 DQ9
30 NC
29 LCAS
28 UCAS
27 OE
26 A8
25 A7
24 A6
23 A5
22 A4
21 VSS(0V)
Outline 40P0K (400mil SOJ)
(5V)VCC 1
DQ1 2
DQ2 3
DQ3 4
DQ4 5
(5V)VCC 6
DQ5 7
DQ6 8
DQ7 9
DQ8 10
44 VSS(0V)
43 DQ16
42 DQ15
41 DQ14
40 DQ13
39 VSS(0V)
38 DQ12
37 DQ11
36 DQ10
35 DQ9
NC 13
NC 14
W 15
RAS 16
NC 17
A0 18
A1 19
A2 20
A3 21
(5V)VCC 22
32 NC
31 LCAS
30 UCAS
29 OE
28 A8
27 A7
26 A6
25 A5
24 A4
23 VSS(0V)
Outline 44P3W-R (400mil TSOP Nomal Bend)
NC: NO CONNECTION

1 page




M5M44265CJ-6 pdf
MITSUBISHI LSIs
M5M44265CJ,TP-5,-6,-7,-5S,-6S,-7S
EDO (HYPER PAGE MODE) 4194304-BIT (262144-WORD BY 16-BIT) DYNAMIC RAM
TIMING REQUIREMENTS (For Read, Write, Read-Modify-Write, Refresh and Hyper-Page Mode Cycles)
(Ta=0~70˚C, VCC=5V±10%, VSS=0V, unless otherwise noted, see notes 14,15)
Limits
Symbol
Parameter
M5M44265C-5,-5S M5M44265C-6,-6S M5M44265C-7,-7S Unit
Min Max Min Max Min Max
tREF Refresh cycle time
tREF Refresh cycle time*
8.2 8.2 8.2 ms
128 128 128 ms
tRP RAS high pulse width
30 40 50
ns
tRCD
Delay time, RAS low to CAS low
(Note 16) 18
32 20
38 20
42
ns
tCRP Delay time, CAS high to RAS low
5 5 5 ns
tRPC Delay time, RAS high to CAS low
0 0 0 ns
tCPN CAS high pulse width
8 10 13
ns
tRAD Column address delay time from RAS low
(Note 17) 13
25 15
30 15
35
ns
tASR Row address setup time before RAS low
0 0 0 ns
tASC Column address setup time before CAS low (Note 18) 0 10 0 13 0 13 ns
tRAH Row address hold time after RAS low
8 10 10
ns
tCAH Column address hold time after CAS low
8 10 10
ns
tDZC Delay time, data to CAS low
(Note 19) 0 0 0 ns
tDZO Delay time, data to OE low
(Note 19) 0 0 0 ns
tRDD
tCDD
tODD
Delay time, RAS high to data
Delay time, CAS high to data
Delay time, OE high to data
(Note 20) 13 15 20
(Note 20) 13 15 20
(Note 20) 13 15 20
ns
ns
ns
tT Transition time
(Note 21) 1
50
1
50
1
50
ns
Note 14: The timing requirements are assumed tT=2ns.
15: VIH(min) and VIL(max) are reference levels for measuring timing of input signals.
16: tRCD(max) is specified as a reference point only. If tRCD is less than tRCD(max), access time is tRAC. If tRCD is greater than tRCD(max), access time is
controlled exclusively by tCAC or tAA.
17: tRAD(max) is specified as a reference point only. If tRAD tRAD(max) and tASC tASC(max), access time is controlled exclusively by tAA.
18: tASC(max) is specified as a reference point only. If tRCD tRCD(max) and tASC tASC(max), access time is controlled exclusively by tCAC.
19: Either tDZC or tDZO must be satisfied.
20: Either tRDD or tCDD or tODD must be satisfied.
21: tT is measured between VIH(min) and VIL(max).
Read and Refresh Cycles
Symbol
Parameter
tRC Read cycle time
tRAS RAS low pulse width
tCAS CAS low pulse width
tCSH CAS hold time after RAS low
tRSH RAS hold time after CAS low
tRCS Read setup time before CAS low
tRCH Read hold time after CAS high
tRRH Read hold time after RAS high
tRAL Column address to RAS hold time
tCAL Column address to CAS hold time
tORH
RAS hold time after OE low
tOCH
CAS hold time after OE low
Note 22: Either tRCH or tRRH must be satisfied for a read cycle.
Limits
M5M44265C-5,-5S M5M44265C-6,-6S M5M44265C-7,-7S
Min Max Min Max Min Max
90 110 130
50 10000
8 10000
60 10000
10 10000
70 10000
13 10000
40 48 55
13 15 20
0 00
(Note 22) 0 0 0
(Note 22) 0 0 0
25 30 35
13 18 23
13 15 20
13 15 20
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
5

5 Page





M5M44265CJ-6 arduino
MITSUBISHI LSIs
M5M44265CJ,TP-5,-6,-7,-5S,-6S,-7S
EDO (HYPER PAGE MODE) 4194304-BIT (262144-WORD BY 16-BIT) DYNAMIC RAM
Byte Early Write Cycle
RAS
VIH
VIL
LCAS
(or UCAS)
VIH
VIL
UCAS
(or LCAS)
VIH
VIL
A0~A8
VIH
VIL
VIH
W
VIL
tCRP
tRCD
tWC
tRAS
tCSH
tRSH
tCAS
tASR tRAH
ROW
ADDRESS
tASC
tCAH
COLUMN
ADDRESS
tWCS
tWCH
tRP
tRPC
tCRP
tASR
ROW
ADDRESS
DQ1~DQ8 VIH
(or DQ9~DQ16)
(INPUTS) VIL
DQ1~DQ8 VOH
(or DQ9~DQ16)
(OUTPUTS) VOL
(DoQr 9D~QD1Q~1D6Q8)VIH
(INPUTS) VIL
DQ9~DQ16 VOH
(or DQ1~DQ8)
(OUTPUTS) VOL
Hi-Z
tDS tDH
DATA VALID
Hi-Z
VIH
OE
VIL
11

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet M5M44265CJ-6.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
M5M44265CJ-5EDO 4M-Bit DRAMMitsubishi
Mitsubishi
M5M44265CJ-5SEDO 4M-Bit DRAMMitsubishi
Mitsubishi
M5M44265CJ-6EDO 4M-Bit DRAMMitsubishi
Mitsubishi
M5M44265CJ-6SEDO 4M-Bit DRAMMitsubishi
Mitsubishi

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar